Ceremorphic verlässt den Stealth-Modus; stellt Technologiepläne zur Bereitstellung einer neuen Architektur vor, die speziell für zuverlässiges Performance Computing entwickelt wurde
Ceremorphic was founded in April 2020 by industry-veteran Dr. Venkat Mattela, the Founding CEO of Redpine Signals, which sold its wireless assets to Silicon Labs, Inc. in March 2020 für $308 Millionen. Under his leadership, the team at Redpine Signals delivered breakthrough innovations and industry-first products that led to the development of an ultra-low-power wireless solution that outperformed products from industry giants in the wireless space by as much as 26 times on energy consumption. Ceremorphic leverages its own patented multi-thread processor technology ThreadArch combined with cutting-edge new technology developed by the silicon, algorithm and software engineers currently employed by Ceremorphic. This team is leveraging its deep expertise and patented technology to design an ultra-low-power training supercomputing chip.
“Having developed many innovations in multi-thread processing, algorithm driven VLSI, reliable performance circuits, low-energy interface circuits, quantum resistant security microarchitecture, and new device architectures beyond CMOS, Ceremorphic is well on its way to accomplish our goals,” said Venkat Mattela, Founder and CEO of Ceremorphic. “The challenges this market faces with ‘reliable performance computing’ cannot be solved with existing architectures, but rather needs a completely new architecture built specifically to provide reliability, security, Energieeffizienz, and scalability.”
Added Mattela, “We strongly believe that building a technology foundation is key to developing highly differentiated products that can lead the industry. We proved that in the wireless space with Redpine Signals and we are now doing the same thing in the computing space with Ceremorphic.”
“I am very impressed with the Ceremorphic approach to solving some of the key challenges in the reliability and performance computing space today,” said Subhasish Mitra, Professor of Electrical Engineering and of Computer Science at Stanford University. “Reliable performance computing is absolutely something this industry needs and the approach that Ceremorphic is pursuing is a significant step in the right direction.”
Hierarchical Learning Processor (HLP) deploys the right processing system for optimal power performance operation. Key features of the QS 1 include the following:
- Custom Machine Learning Processor (MLP) laufen bei 2 GHz
- Custom FPU running at 2 GHz
- Patented Multi-thread processing macro-architecture, ThreadArch based RISC -V processor for proxy processing (1 GHz)
- Custom video engines for Metaverse Processing (1 GHz) along with M55 v1 core from ARM
- Custom designed x16 PCIe 6. 0 / CXL 3.0 connectivity interface
- Open AI framework software support with optimized compiler and application libraries
- Soft error rate: (100,000)-1
The Ceremorphic architecture has been designed to scale across multiple compute intensive markets and applications, including AI training supercomputing, data center processing, Automobil, metaverse processing, robotics and life sciences. For more information on each application area, visit the Ceremorphic applications webpage