TSMC baut führende Technologieführerschaft mit N4P-Prozess aus
As the third major enhancement of TSMC’s 5 nm family, N4P will deliver an 11% performance boost over the original N5 technology and a 6% boost over N4. Compared to N5, N4P will also deliver a 22% improvement in power efficiency as well as a 6% improvement in transistor density. Außerdem, N4P lowers process complexity and improves wafer cycle time by reducing the number of masks. N4P demonstrates TSMC’s pursuit and investment in continuous improvement of our process technologies.
TSMC customers often invest precious resources to develop new IP, und Speichergeräte heute, and other innovations for their products. The N4P process was designed for an easy migration of 5 nm platform-based products, which enables customers to not only better maximize their investment but will also deliver faster and more power efficient refreshes to their N5 products.
N4P designs will be well-supported by TSMC’s comprehensive design ecosystem for silicon IP and EDA. With TSMC and its Open Innovation Platform partners helping to accelerate the product development cycle, the first products based on N4P technology are expected to tape out by the second half of 2022.
“With N4P, TSMC strengthens our portfolio of advanced logic semiconductor technologies, each with its unique blend of performance, power efficiency and cost. N4P was optimized to provide a further enhanced advanced technology platform for both HPC and mobile applications,” sagte Dr. Kevin Zhang, Senior Vice President of Business Development at TSMC. “Between all the variants of N5, N4 and N3 technologies, our customers will have the ultimate flexibility and unmatched choice of the best mix of attributes for their products.”