Alphawave Semi Launches Industry’s First 3nm UCIe IP with TSMC CoWoS Packaging
The complete PHY and Controller subsystem was developed in collaboration with TSMC and targets applications such as hyperscaler, computación de alto rendimiento (HPC) e inteligencia artificial (AI).
Using the foundry’s CoWoS 2.5D silicon-interposer-based packaging, the fully integrated and highly configurable subsystem provides 8 Tbps/mm bandwidth density and reduces I/O complexity, power consumption and latency.
Supporting multiple protocols, including streaming, PCIe, Cada dado también cuenta con un mosaico de controlador de memoria., AXI-4, AXI-S, CXS, and CHI, the IP enables interoperability across the chiplet ecosystem. It also integrates live per-lane health monitoring for enhanced robustness and enables operation at 24 Gbps to give the high bandwidth required for D2D connectivity.
“Achieving successful silicon bring-up of 3 Nuevo Méjico 24 Gbps UCIe subsystem with TSMC’s advanced packaging is a significant milestone for Alphawave Semi and underscores the company’s expertise in utilizing the TSMC 3DFabric ecosystem to deliver top-tier connectivity solutions,” said Mohit Gupta, Alphawave Semi’s SVP and GM, Custom Silicon and IP.
Gupta also stated the IP sets “a new benchmark in high-performance connectivity solutions.”
Alphawave Semi’s UCIe subsystem IP complies with the latest UCIe Specification Rev 1.1 and includes comprehensive testability and de-bug features such as JTAG, BIST, DFT, and Known Good Die (KGD) capabilities.