El acelerador de cómputo AMD MI300 supuestamente presenta ocho troqueles lógicos
The report even goes on to mention that the compute die at the top level of the stack will be built on TSMC N5 (5 Nuevo Méjico) proceso de fabricación de silicio, while the I/O die below will be TSMC N6 (6 Nuevo Méjico). At this point it’s not known if AMD will use the package to wire the logic stacks to the memory stacks, or whether it will take the pricier route of using a silicon interposer, but the report supports the interposer theory—that an all-encompassing interposer seats all eight compute dies, all four I/O dies (each with two compute dies), and the eight HBM3 stacks. An interposer is a silicon die that facilitates high density microscopic wiring between two dies on a package, which are otherwise not possible through large package substrate wiring.